## INTEGRATED CIRCUITS

## DATA SHEET

# **TDA1545A**Stereo continuous calibration DAC

Preliminary specification
File under Integrated Circuits, IC01

March 1993





## **TDA1545A**

#### **FEATURES**

- Space saving package (SO8 or DIL8)
- · Low power consumption
- · Low total harmonic distortion
- Wide dynamic range (16-bit resolution)
- · Continuous calibration concept
- Easy application: single 3 to 5.5 V rail power supply and output- and bias current are proportional to the supply voltage
- Fast settling time permits 2 x, 4 x and 8 x oversampling (serial input) or double speed operation at 4 x oversampling
- Internal bias current ensures maximum dynamic range
- Wide operating temperature range of –40 °C to +85 °C
- Compatible with most of the Japanese input formats: time multiplexed, two's complement and TTL
- · No zero crossing distortion.

#### **GENERAL DESCRIPTION**

The TDA1545A is the first device of a new generation of the digital-to-analog convertors which embodies the innovative technique of continuous calibration. The largest bit-currents are repeatedly generated by one single current reference source. This duplication is based upon an internal charge storage principle having an accuracy insensitive to ageing, temperature and process variations.

The device is fabricated in a 1.0  $\mu$ m CMOS process and features an extremely low power dissipation, small package size and easy application. Furthermore, the accuracy of the high coarse current combined with the implemented symmetrical offset decoding method preclude zero-crossing distortion and ensures high quality audio reproduction. Therefore, the continuous calibration digital-to-analog convertor is eminently suitable for use in (portable) digital audio equipment.

#### **ORDERING INFORMATION**

| EXTENDED TYPE            | PACKAGE |              |          |             |  |  |  |  |
|--------------------------|---------|--------------|----------|-------------|--|--|--|--|
| NUMBER                   | PINS    | PIN POSITION | MATERIAL | CODE        |  |  |  |  |
| TDA1545A <sup>(1)</sup>  | 8       | DIL          | plastic  | SOT97       |  |  |  |  |
| TDA1545AT <sup>(2)</sup> | 8       | mini-pack    | plastic  | SO8; SOT96A |  |  |  |  |

#### **Notes**

1. SOT97-1; 1996 August 19.

2. SOT96-1; 1996 August 19.

TDA1545A

## **QUICK REFERENCE DATA**

| SYMBOL           | PARAMETER                             | CONDITIONS                      | MIN. | TYP.  | MAX. | UNIT    |
|------------------|---------------------------------------|---------------------------------|------|-------|------|---------|
| $V_{DD}$         | supply voltage                        |                                 | 3    | 5     | 5.5  | V       |
| I <sub>DD</sub>  | supply current                        | V <sub>DD</sub> = 5 V;          | _    | 3.0   | 4.0  | mA      |
|                  |                                       | at code 0000H                   |      |       |      |         |
| I <sub>FS</sub>  | full scale output current             |                                 |      |       |      |         |
|                  |                                       | $V_{DD} = 5 V$                  | 0.9  | 1.0   | 1.1  | mA      |
|                  |                                       | $V_{DD} = 3 V$                  | _    | 0.6   | _    | mA      |
| THD              | total harmonic distortion             | including noise                 |      |       |      |         |
|                  |                                       | at 0 dB                         | _    | -88   | -78  | dB      |
|                  |                                       | at 0 dB                         | _    | 0.004 | 0.01 | %       |
|                  |                                       | at -60 dB                       | _    | -33   | -24  | dB      |
|                  |                                       | at -60 dB                       | _    | 2.2   | 6    | %       |
|                  |                                       | at -60 dB;                      | _    | -35   | _    | dB      |
|                  |                                       | A-weighting                     |      |       |      |         |
|                  |                                       | at -60 dB;                      | _    | 1.7   | _    | %       |
|                  |                                       | A-weighting                     |      |       |      |         |
|                  |                                       | at -60 dB;                      | _    | 1.4   | _    | %       |
|                  |                                       | A-weighting;                    |      |       |      |         |
|                  |                                       | $R3 = R4 = 11 \text{ k}\Omega;$ |      |       |      |         |
|                  |                                       | $I_{FS} = 2 \text{ mA}$         |      |       |      |         |
| S/N              | signal-to-noise ratio at bipolar zero |                                 |      |       |      |         |
|                  |                                       | A-weighting;<br>at code 0000H   | 86   | 98    | _    | dB      |
|                  |                                       | $R3 = R4 = 11 \text{ k}\Omega;$ | _    | 101   | _    | dB      |
|                  |                                       | $I_{FS} = 2 \text{ mA}$         |      |       |      |         |
| t <sub>cs</sub>  | current settling time to ±1 LSB       |                                 | _    | 0.2   | _    | μs      |
| BR               | input bit rate at data input          |                                 | _    | _     | 18.4 | Mbits/s |
| f <sub>BCK</sub> | clock frequency at clock input        |                                 | _    | _     | 18.4 | MHz     |
| $TC_{FS}$        | full scale temperature coefficient    |                                 | _    | ±400  | _    | ppm     |
|                  | at analog outputs (IOL; IOR)          |                                 |      |       |      |         |
| P <sub>tot</sub> | total power dissipation               | at code 0000H                   |      |       |      |         |
|                  |                                       | $V_{DD} = 5 V$                  | _    | 15    | 20   | mW      |
|                  |                                       | $V_{DD} = 3 V$                  |      | 6     | _    | mW      |
| T <sub>amb</sub> | operating ambient temperature         |                                 | -40  | _     | +85  | °C      |

## **TDA1545A**



## Stereo continuous calibration DAC

## TDA1545A

## **PINNING**

| SYMBOL           | PIN | DESCRIPTION             |
|------------------|-----|-------------------------|
| BCK              | 1   | bit clock input         |
| WS               | 2   | word select input       |
| DATA             | 3   | data input              |
| GND              | 4   | ground                  |
| $V_{DD}$         | 5   | positive supply voltage |
| IOL              | 6   | left channel output     |
| I <sub>REF</sub> | 7   | reference current input |
| IOR              | 8   | right channel output    |



## **TDA1545A**

#### **FUNCTIONAL DESCRIPTION**

The basic operation of the continuous calibration DAC is illustrated in Fig.3. The figure shows the calibration principle (Fig.3a) and operation principle (Fig.3b). During calibration of the MOS current source (Fig.3a) transistor M1 is connected as a diode by applying a reference current. The voltage V<sub>gs</sub> on the intrinsic gate-source capacitance  $C_{\text{gs}}$  of M1 is then determined by the transistor characteristics. After calibration of the drain current to the reference value I<sub>REF</sub>, the switch S1 is opened and S2 is switched to the other position (Fig.3b). The gate-to-source voltage V<sub>qs</sub> of M1 is not changed because the charge on C<sub>gs</sub> is preserved. Therefore the drain current of M1 will still be equal to I<sub>REF</sub> and this exact duplicate of I<sub>REF</sub> is now available at the lout terminal. The 32 current sources and the spare current source of the TDA1545A are continuously calibrated (see Fig.1). The spare current is included to allow for continuous convertor operation. The output of one calibrated source is connected to an 11-bit binary current divider consisting of 2048 transistors. A symmetrical offset decoding principle is incorporated and arranges the bit switching in such a way that the zero-crossing is performed only by the LSB currents.

The TDA1545A accepts input serial data formats of 16-bit word length. Left and right data words are time multiplexed. The most significant bit (bit 1) must always be first. The format of data input is shown in Fig.4 and Fig.5. With a LOW level on the word select input (WS) input data is placed in the right input register and with a HIGH level on the WS input data is placed in the left input register. The data in the input registers is simultaneously latched in the output registers which control the bit switches. An internal bias current Ibias (see IBL and IBR in Fig.1) is added to the full scale output current IFS in order to achieve the maximum dynamic range at the outputs of OP1 and OP2 (see Fig.1). The reference input current IREF controls with gain AFS the current IFS which is a sink current and with gain Abias the Ibias which is a source current (note 1). The current I<sub>REF</sub> is proportional to V<sub>DD</sub> so the  $I_{FS}$  and  $I_{bias}$  will also be proportional to  $V_{DD}$  (note 2) because A<sub>FS</sub> and A<sub>bias</sub> are constant. The reference output voltage  $V_{REF}$  in Fig.1 is  $\frac{2}{3}$   $V_{DD}$ . In this way the maximum dynamic range is achieved over the entire power supply range. The tolerance of the reference input current in Fig.1 depends on the tolerance of the resistors R3, R4 and R<sub>REF</sub> (note 3).

#### Notes to the functional description

1.  $I_{FS} = A_{FS} \times I_{REF}$  and  $I_{bias} = A_{bias} \times I_{REF}$ 

2. 
$$\frac{V_{DD1}}{V_{DD2}} = \frac{I_{FS1}}{I_{FS2}} = \frac{I_{bias1}}{I_{bias2}}$$

3. 
$$\Delta I_{REF} = V_{DD}$$
  
 $I_{REF} - \frac{1}{R3 + \Delta R3 + R4 + \Delta R4 + R_{REF} + \Delta R_{REF}}$ 



## Stereo continuous calibration DAC

**TDA1545A** 

## **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL            | PARAMETER                       | MIN.  | MAX.  | UNIT |
|-------------------|---------------------------------|-------|-------|------|
| V <sub>P</sub>    | positive supply voltage         | _     | 6     | V    |
| T <sub>XTAL</sub> | maximum crystal temperature     | _     | +150  | °C   |
| T <sub>stg</sub>  | storage temperature             | -55   | +150  | °C   |
| T <sub>amb</sub>  | operating ambient temperature   | -40   | +85   | °C   |
| V <sub>es</sub>   | electrostatic handling (note 1) | -2000 | +2000 | V    |
| V <sub>es</sub>   | electrostatic handling (note 2) | -200  | +200  | V    |

#### **Notes**

- 1. Equivalent to discharging a 100 pF capacitor via a 1.5 k $\Omega$  series resistor.
- 2. Machine model; C = 200 pF, L = 0.5  $\mu$ H, R = 10  $\Omega$ , 3 zaps positive and negative.

## THERMAL RESISTANCE

| SYMBOL              | PARAMETER                            | THERMAL RESISTANCE |
|---------------------|--------------------------------------|--------------------|
| R <sub>th j-a</sub> | from junction to ambient in free air |                    |
|                     | SOT97                                | 100 K/W            |
|                     | SOT96A                               | 210 K/W            |

TDA1545A

## **CHARACTERISTICS**

 $V_{DD}$  = 5 V;  $T_{amb}$  = +25 °C; measured in the circuit of Fig.1; unless otherwise specified.

| SYMBOL              | PARAMETER                                                 | CONDITIONS                 | MIN. | TYP.  | MAX.               | UNIT    |
|---------------------|-----------------------------------------------------------|----------------------------|------|-------|--------------------|---------|
| $V_{DD}$            | supply voltage                                            |                            | 3.0  | 5.0   | 5.5                | V       |
| I <sub>DD</sub>     | supply current                                            | note 1                     | _    | 3.0   | 4.0                | mA      |
| RR                  | ripple rejection                                          | note 2                     | _    | 30    | Ī-                 | dB      |
| Digital inp         | outs (WS; BCK; DATA)                                      |                            |      |       | •                  |         |
| I <sub>IL</sub>     | input leakage current LOW                                 | $V_1 = 0.8 V$              | _    | _     | 10                 | μΑ      |
| I <sub>IH</sub>     | input leakage current HIGH                                | V <sub>I</sub> = 2.4 V     | _    | _     | 10                 | μΑ      |
| f <sub>BCK</sub>    | bit clock input frequency                                 |                            | _    | _     | 18.4               | MHz     |
| BR                  | bit rate data input                                       |                            | _    | _     | 18.4               | Mbits/s |
| f <sub>WS</sub>     | word select input                                         |                            | _    | _     | 384                | kHz     |
| Timing (Fi          | g.4)                                                      |                            |      | •     | •                  |         |
| t <sub>r</sub>      | rise time                                                 |                            | _    | _     | 12                 | ns      |
| t <sub>f</sub>      | fall time                                                 |                            | _    | _     | 12                 | ns      |
| t <sub>CY</sub>     | bit clock cycle time                                      |                            | 54   | _     | _                  | ns      |
| t <sub>HB</sub>     | bit clock HIGH time                                       |                            | 15   | _     | -                  | ns      |
| t <sub>LB</sub>     | bit clock LOW time                                        |                            | 15   | _     | _                  | ns      |
| t <sub>SU;DAT</sub> | data set-up time                                          |                            | 12   | _     | <b>-</b>           | ns      |
| t <sub>HD;DAT</sub> | data hold time                                            |                            | 2    | _     | <u> </u>           | ns      |
| t <sub>HD;WS</sub>  | word select hold time                                     |                            | 2    | _     | _                  | ns      |
| t <sub>SU;WS</sub>  | word select set-up time                                   |                            | 12   | _     | _                  | ns      |
| Analog in           | put (I <sub>REF</sub> )                                   |                            |      |       |                    |         |
| R <sub>REF</sub>    | reference resistor (Fig.1)                                |                            | 7.4  | 11.0  | 14.6               | kΩ      |
| Analog ou           | itputs (IOL; IOR)                                         |                            |      | •     | •                  |         |
| Res                 | resolution                                                |                            | _    | _     | 16                 | bit     |
| V <sub>DCC</sub>    | DC output voltage compliance                              |                            | 2.0  | _     | V <sub>DD</sub> -1 | V       |
| I <sub>FS</sub>     | full scale current                                        |                            | 0.9  | 1.0   | 1.1                | mA      |
| T <sub>CFS</sub>    | full scale temperature coefficient                        |                            | _    | ±400  | _                  | ppm     |
| I <sub>bias</sub>   | bias current                                              |                            | 643  | 714   | 785                | μΑ      |
| A <sub>FS</sub>     | reference input current to full scale output current gain |                            | -    | 13.2  | _                  |         |
| A <sub>bias</sub>   | reference input current to bias current gain              |                            | _    | 9.42  | _                  |         |
| THD                 | total harmonic distortion                                 | including noise at 0 dB;   | _    | -88   | -78                | dB      |
|                     |                                                           | note 3, see Fig.6          | _    | 0.004 | 0.01               | %       |
| THD                 | total harmonic distortion                                 | including noise at -60 dB; | -    | -33   | -24                | dB      |
|                     |                                                           | note 3, Fig.6              | _    | 2.2   | 6                  | %       |

## Stereo continuous calibration DAC

**TDA1545A** 

| SYMBOL          | PARAMETER                              | CONDITIONS                                                   | MIN. | TYP.  | MAX. | UNIT |
|-----------------|----------------------------------------|--------------------------------------------------------------|------|-------|------|------|
| THD             | total harmonic distortion              | including noise at -60 dB,                                   | _    | -35   | -    | dB   |
|                 |                                        | A-weigthing                                                  | _    | 1.8   | _    | %    |
|                 |                                        | R3 = R4 = 11 k $\Omega$ see Fig.1;<br>I <sub>FS</sub> = 2 mA | _    | 1.4   | -    | %    |
| THD             | total harmonic distortion              | including noise at 0 dB; note 4                              | _    | -84   | -70  | dB   |
|                 |                                        |                                                              | _    | 0.006 | 0.03 | %    |
| t <sub>cs</sub> | settling time ± 1 LSB                  |                                                              | _    | 0.2   | _    | μs   |
| α               | channel separation                     |                                                              | 86   | 95    | _    | dB   |
| d <sub>IO</sub> | unbalance between outputs              | note 3                                                       | _    | 0.2   | 0.3  | dB   |
| t <sub>d</sub>  | delay time between outputs             |                                                              | _    | ±0.2  | _    | μs   |
| S/N             | signal-to-noise ratio<br>(A-weighting) | at bipolar zero; note 1                                      | 86   | 98    | _    | dB   |
| S/N             | signal-to-noise ratio<br>(A-weighting) | at bipolar zero; note 5                                      | -    | 101   | -    | dB   |

## **Notes**

- 1. At code 0000H.
- 2.  $V_{ripple} = 1\%$  of supply voltage and  $f_{ripple} = 100$  Hz.
- 3. Measured with 1 kHz sinewave generated at a sampling rate of 192 kHz.
- 4. Measured with 1 kHz sinewave over a 20 Hz to 20 kHz bandwidth generated at a sampling rate of 192 kHz.
- 5. R3 = R4 = 11 k $\Omega$ ; see Fig.1; I<sub>FS</sub> = 2 mA.

## **TDA1545A**

## **TEST AND APPLICATION INFORMATION**



## TDA1545A



## **TDA1545A**

## **APPLICATION INFORMATION**



- (1) Measured including all distortion plus noise at a level of  $-60~\mathrm{dB}$
- (2) Measured including all distortion plus noise at a level of  $-0~\mbox{dB}$

The sample frequency 4FS: 176.4 kHz

The graphs are constructed from average values of a small amount of engineering samples therefore no guarantee for typical values is implied

Fig.6 Total harmonic distortion as a function of frequency (4FS).

## Stereo continuous calibration DAC

## **TDA1545A**



The sample frequency 4FS: 176.4 kHz

The graphs are constructed from average values of a small amount of engineering samples therefore no guarantee for typical values is implied

Fig.7 Total harmonic distortion as a function of signal level (4FS).



- (1) Measured within the specified operating supply voltage range
- (2) Measured outside the specified operating supply voltage range The sample frequency 4FS: 176.4 kHz

The graphs are constructed from average values of a small amount of engineering samples therefore no guarantee for typical values is implied

Fig.8 Total harmonic distortion as a function of supply voltage V<sub>DD</sub> (4FS).

**TDA1545A** 

## **PACKAGE OUTLINES**

DIP8: plastic dual in-line package; 8 leads (300 mil)

SOT97-1









## DIMENSIONS (inch dimensions are derived from the original mm dimensions)

|   | UNIT  | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | b <sub>2</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|---|-------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------|
|   | mm    | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.14   | 0.53<br>0.38   | 1.07<br>0.89   | 0.36<br>0.23   | 9.8<br>9.2       | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 1.15                     |
| i | nches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.045 | 0.021<br>0.015 | 0.042<br>0.035 | 0.014<br>0.009 | 0.39<br>0.36     | 0.26<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.045                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |        | REFER    | EUROPEAN | ISSUE DATE |            |                                 |  |
|---------|--------|----------|----------|------------|------------|---------------------------------|--|
| VERSION | IEC    | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT97-1 | 050G01 | MO-001AN |          |            |            | <del>92-11-17</del><br>95-02-04 |  |

## **TDA1545A**

## SO8: plastic small outline package; 8 leads; body width 3.9 mm

SOT96-1



## DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| D      |           |                |                |                |              |                  |                  |                  |       | ,              |       |                |                |      |      |       |                  |    |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(2)</sup> | е     | HE             | L     | Lp             | Ø              | v    | w    | у     | Z <sup>(1)</sup> | θ  |
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 5.0<br>4.8       | 4.0<br>3.8       | 1.27  | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           |              | 0.0100<br>0.0075 | 0.20<br>0.19     | 0.16<br>0.15     | 0.050 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| ou | JTLINE |         | EUROPEAN | ICCUE DATE |            |                                 |  |
|----|--------|---------|----------|------------|------------|---------------------------------|--|
| VE | RSION  | IEC     | JEDEC    | EIAJ       | PROJECTION | ISSUE DATE                      |  |
| sc | OT96-1 | 076E03S | MS-012AA |            |            | <del>95-02-04</del><br>97-05-22 |  |

## Stereo continuous calibration DAC

## TDA1545A

#### **SOLDERING**

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

#### DIP

#### SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T<sub>stg max</sub>). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### SO

## REFLOW SOLDERING

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250  $^{\circ}$ C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at  $45\,^{\circ}\text{C}$ .

#### WAVE SOLDERING

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

## REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

## Stereo continuous calibration DAC

**TDA1545A** 

#### **DEFINITIONS**

| Data sheet status                                                                                              |                                                                                       |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification                                                                                        | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification                                                                                      | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification                                                                                          | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values                                                                                                |                                                                                       |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or |                                                                                       |  |  |  |  |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

## **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.